??? 10/20/06 15:28 Read: times |
#126807 - hints Responding to: ???'s previous message |
if, for "extended data pointer" you copy the Phi ARRGH!! NXP MX/669 series, you will have compiler support for it.
How are you accessing the upper address space of your 2M data flash? I am using an 8-porter and using P4 as "high address" I am doing all flash reads via a subroutine. (the data in the flash is only accessed "every half hour" If you want to run at any 'interesting' speed (freq/[clocks/instruction cycle]) from flash, you will need to implement caching. Erik just curious what will the max clock speed be and how many clocks per instruction cycle? |